Pretražite po imenu i prezimenu autora, mentora, urednika, prevoditelja

Napredna pretraga

Pregled bibliografske jedinice broj: 368458

Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model


Sviličić, Boris; Jovanović, Vladimir; Suligoj, Tomislav
Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model // Solid-State Electronics, 52 (2008), 10; 1505-1511 doi:10.1016/j.sse.2008.06.013 (međunarodna recenzija, članak, znanstveni)


CROSBI ID: 368458 Za ispravke kontaktirajte CROSBI podršku putem web obrasca

Naslov
Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model

Autori
Sviličić, Boris ; Jovanović, Vladimir ; Suligoj, Tomislav

Izvornik
Solid-State Electronics (0038-1101) 52 (2008), 10; 1505-1511

Vrsta, podvrsta i kategorija rada
Radovi u časopisima, članak, znanstveni

Ključne riječi
Silicon-on-nothing; Fully-depleted MOSFET; Vertical SONFET; Recessed source/drain SOI; Threshold voltage; Compact model

Sažetak
The threshold voltage (Vth) model of the novel vertical fully-depleted silicon-on-nothing FET (VFD SONFET) structure is extracted from the compact capacitance equivalent circuit. Due to the absence of the transistor substrate in the VFD SONFET, the channel region is coupled to the source and drain through the buried oxide. Electrostatically, the VFD SONFET resembles the SOI device with thick buried oxide and recessed source/drain, and the developed model can also be applied to these structures. This property is modeled by two-dimensional buried oxide capacitance (CBOX), which competes for the inversion charge with gate oxide capacitance (CGOX). Therefore, the Vth is primarily influenced by the ratio of buried and gate oxide capacitances, with the negligible effect of the silicon body equivalent capacitance and the silicon body charge. The relative impact of CBOX increases with the down-scaling of the effective channel length. In the VFD SONFET structure, the inversion channel can be formed at the back interface of the channel region, due to its coupling to the n+ source and drain regions. However, it is shown by the model that the Vth value is minimally changed in this case, due to a small potential change in the silicon channel. The model accurately predicts Vth in comparison to physical simulations, especially in the long channel region, whereas accuracy drops for shorter channels. The maximum absolute deviation is below 50 mV for the channel lengths above 30 nm.

Izvorni jezik
Engleski

Znanstvena područja
Elektrotehnika



POVEZANOST RADA


Projekti:
036-0361566-1567 - Nanometarski elektronički elementi i sklopovske primjene (Suligoj, Tomislav, MZO ) ( CroRIS)
036-0982904-1642 - Sofisticirane poluvodičke strukture za komunikacijsku tehnologiju (Koričić, Marko, MZO ) ( CroRIS)

Ustanove:
Fakultet elektrotehnike i računarstva, Zagreb

Poveznice na cjeloviti tekst rada:

doi

Citiraj ovu publikaciju:

Sviličić, Boris; Jovanović, Vladimir; Suligoj, Tomislav
Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model // Solid-State Electronics, 52 (2008), 10; 1505-1511 doi:10.1016/j.sse.2008.06.013 (međunarodna recenzija, članak, znanstveni)
Sviličić, B., Jovanović, V. & Suligoj, T. (2008) Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model. Solid-State Electronics, 52 (10), 1505-1511 doi:10.1016/j.sse.2008.06.013.
@article{article, author = {Svili\v{c}i\'{c}, Boris and Jovanovi\'{c}, Vladimir and Suligoj, Tomislav}, year = {2008}, pages = {1505-1511}, DOI = {10.1016/j.sse.2008.06.013}, keywords = {Silicon-on-nothing, Fully-depleted MOSFET, Vertical SONFET, Recessed source/drain SOI, Threshold voltage, Compact model}, journal = {Solid-State Electronics}, doi = {10.1016/j.sse.2008.06.013}, volume = {52}, number = {10}, issn = {0038-1101}, title = {Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model}, keyword = {Silicon-on-nothing, Fully-depleted MOSFET, Vertical SONFET, Recessed source/drain SOI, Threshold voltage, Compact model} }
@article{article, author = {Svili\v{c}i\'{c}, Boris and Jovanovi\'{c}, Vladimir and Suligoj, Tomislav}, year = {2008}, pages = {1505-1511}, DOI = {10.1016/j.sse.2008.06.013}, keywords = {Silicon-on-nothing, Fully-depleted MOSFET, Vertical SONFET, Recessed source/drain SOI, Threshold voltage, Compact model}, journal = {Solid-State Electronics}, doi = {10.1016/j.sse.2008.06.013}, volume = {52}, number = {10}, issn = {0038-1101}, title = {Vertical silicon-on-nothing FET: Threshold voltage calculation using compact capacitance model}, keyword = {Silicon-on-nothing, Fully-depleted MOSFET, Vertical SONFET, Recessed source/drain SOI, Threshold voltage, Compact model} }

Časopis indeksira:


  • Current Contents Connect (CCC)
  • Web of Science Core Collection (WoSCC)
    • Science Citation Index Expanded (SCI-EXP)
    • SCI-EXP, SSCI i/ili A&HCI
  • Scopus


Citati:





    Contrast
    Increase Font
    Decrease Font
    Dyslexic Font