Nalazite se na CroRIS probnoj okolini. Ovdje evidentirani podaci neće biti pohranjeni u Informacijskom sustavu znanosti RH. Ako je ovo greška, CroRIS produkcijskoj okolini moguće je pristupi putem poveznice www.croris.hr
izvor podataka: crosbi

Implementation of Advanced Historical Computer Architectures (CROSBI ID 56363)

Prilog u knjizi | ostalo

Šojat, Zorislav ; Skala, Karolj ; Medved Rogina, Branka ; Škoda, Peter ; Sović, Ivan Implementation of Advanced Historical Computer Architectures // Embedded Engineering Education / Szewczyk, Roman ; Kaštelan, Ivan ; Temerinac, Miodrag et al. (ur.). Cham: Springer, 2016. str. 61-79

Podaci o odgovornosti

Šojat, Zorislav ; Skala, Karolj ; Medved Rogina, Branka ; Škoda, Peter ; Sović, Ivan

engleski

Implementation of Advanced Historical Computer Architectures

Present day development of FPGAs enables us to implement even very complex computer architectures of the past with very few resources. Furthermore, they enable prospective electronic engineers, computer designers and computer scientists to experiment with those architectures, to gain experience and primarily to open up new possible perspectives on future computer architecture designs. In this chapter we present an implementation of the Cray-1 computer system on the E2LP platform. The initial publicly available generic FPGA design of the Cray processor was modified to fit the specifications of the E2LP board and the Spartan-6 FPGA. Aside from customizing the original design, a translator for the Cray Assembly Language was developed, as well as a basic bootloader to provide the use of this implementation as a teaching tool. The Cray-1 implementation facilitates a perfect learning setup for students of all levels. It can guide a student from the very basic stages which involve the synthesis and transfer of the Cray-1 design onto the E2LP board up to the embedded software design in a real, comprehensive, and historically industrially very significant Cray Assembly Language. Additionally, many advanced laboratory exercises can be made with the core Cray processor implementation on the E2LP board. The expansion of the Cray-1 design into a Cray-XMP, Cray-2 or some other computer from that series enables deep insight in the correspondence of instruction sets, registers and interdependent timings.

Computer design ; Cray ; Vector processor ; FPGA ; processor ; implementation

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

Podaci o prilogu

61-79.

objavljeno

Podaci o knjizi

Embedded Engineering Education

Szewczyk, Roman ; Kaštelan, Ivan ; Temerinac, Miodrag ; Barak, Moshe ; Sruk, Vlado

Cham: Springer

2016.

978-3-319-27540-6

Povezanost rada

Elektrotehnika, Računarstvo