Nalazite se na CroRIS probnoj okolini. Ovdje evidentirani podaci neće biti pohranjeni u Informacijskom sustavu znanosti RH. Ako je ovo greška, CroRIS produkcijskoj okolini moguće je pristupi putem poveznice www.croris.hr
izvor podataka: crosbi

Hardware-dependent Software synthesis for many-core embedded systems (CROSBI ID 597916)

Prilog sa skupa u zborniku | izvorni znanstveni rad | međunarodna recenzija

Abdi, Samar ; Schirner, Gunar ; Viskić, Ines ; Hansu, Cho ; Yonghyun, Hwang ; Lochi, Yu ; Gajski, Daniel D. Hardware-dependent Software synthesis for many-core embedded systems // Proceedings of Asia and South Pacific Design Automation Conference (ASP-DAC 2009). Institute of Electrical and Electronics Engineers (IEEE), 2009. str. 304-310

Podaci o odgovornosti

Abdi, Samar ; Schirner, Gunar ; Viskić, Ines ; Hansu, Cho ; Yonghyun, Hwang ; Lochi, Yu ; Gajski, Daniel D.

engleski

Hardware-dependent Software synthesis for many-core embedded systems

This paper presents synthesis of hardware dependent software (HdS) for multicore and many- core designs using embedded system environment (ESE). ESE is a tool set, developed at UC Irvine, for transaction level design of multicore embedded systems. HdS synthesis is a key component of ESE back-end design flow. We follow a design process that starts with an application model consisting of C processes communicating via abstract message passing channels. The application model is mapped to a platform net-list of SW and HW cores, buses and buffers. A high speed transaction level model (TLM) is generated to validate abstract communication between processes mapped to different cores. The TLM is further refined into a pin-cycle accurate model (PCAM) for board implementation. The PCAM includes C code for all the HdS layers including routing, packeting, synchronization and bus transfer. The generated HdS methods provide a library of application level services to the C processes on individual SW cores. Therefore, the application developer does not need to write low level HdS for board implementation. Synthesis results for an multi- core MP3 decoder design, using ESE, show that the HdS is generated in order of seconds, compared to hours of manual coding. The quality of synthesized code is comparable to manually written code in terms of performance and code size.

mbedded systems; multiprocessing systems; software engineering; C code; UC Irvine; abstract communication; embedded system environment; hardware-dependent software synthesis; manycore embedded systems; multicore MP3 decoder design; multicore embedded systems; pin-cycle accurate model; transaction level model; Application software; Digital audio players; Embedded software; Embedded system; Hardware; Libraries; Message passing; Multicore processing; Process design; Routing

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

Podaci o prilogu

304-310.

2009.

objavljeno

Podaci o matičnoj publikaciji

Proceedings of Asia and South Pacific Design Automation Conference (ASP-DAC 2009)

Institute of Electrical and Electronics Engineers (IEEE)

978-1-4244-2748-2

Podaci o skupu

Asia and South Pacific Design Automation Conference

predavanje

19.01.2009-22.01.2009

Yokohama, Japan

Povezanost rada

Računarstvo