Nalazite se na CroRIS probnoj okolini. Ovdje evidentirani podaci neće biti pohranjeni u Informacijskom sustavu znanosti RH. Ako je ovo greška, CroRIS produkcijskoj okolini moguće je pristupi putem poveznice www.croris.hr
izvor podataka: crosbi

Automatic Layer-Based Generation of System-On-Chip Bus Communication Models (CROSBI ID 143368)

Prilog u časopisu | izvorni znanstveni rad | međunarodna recenzija

Gerstlauer, A. ; Shin, Dongwan ; Peng, Junyu ; Domer, R. ; Gajski, Daniel D. Automatic Layer-Based Generation of System-On-Chip Bus Communication Models // IEEE transactions on computer-aided design of integrated circuits and systems, 26 (2007), 9; 1676-1687. doi: 10.1109/TCAD.2007.895794

Podaci o odgovornosti

Gerstlauer, A. ; Shin, Dongwan ; Peng, Junyu ; Domer, R. ; Gajski, Daniel D.

engleski

Automatic Layer-Based Generation of System-On-Chip Bus Communication Models

With growing market pressures and rising system complexities, automated system-level communication design with efficient design space exploration capabilities is becoming increasingly important. At the same time, customized network-oriented communication architectures become necessary in enabling a high-performance communication among the system components. To this end, corresponding communication design flows that are supported by efficient design automation techniques need to be developed. In this paper, we present a system-level design environment for the generation of bus-based system-on-chip architectures. Our approach supports a two-stage design flow using automated model refinement toward custom heterogeneous communication networks. Starting from an abstract specification of the desired communication channels, our environment automatically generates tailored network models at various levels of abstraction. At its core, an automatic layer-based refinement approach is utilized. We have applied our approach to a set of industrial-strength examples with a wide range of target architectures. Our experimental results show significant productivity gains over a traditional communication design, allowing early and rapid design space exploration.

integrated circuit design; system buses; system-on-chip

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

Podaci o izdanju

26 (9)

2007.

1676-1687

objavljeno

0278-0070

10.1109/TCAD.2007.895794

Povezanost rada

Računarstvo

Poveznice
Indeksiranost