Nalazite se na CroRIS probnoj okolini. Ovdje evidentirani podaci neće biti pohranjeni u Informacijskom sustavu znanosti RH. Ako je ovo greška, CroRIS produkcijskoj okolini moguće je pristupi putem poveznice www.croris.hr
izvor podataka: crosbi !

FPGA-friendly code compression for horizontal microcoded custom IPs (CROSBI ID 536464)

Prilog sa skupa u zborniku | izvorni znanstveni rad | međunarodna recenzija

Gorjiara, Bita ; Gajski, Daniel D. FPGA-friendly code compression for horizontal microcoded custom IPs // Proceedings of the 2007 ACM/SIGDA 15th international symposium on Field programmable gate arrays / DeHon, André ; Hutton, Mike (ur.). New York (NY): The Association for Computing Machinery (ACM), 2007. str. 108-115

Podaci o odgovornosti

Gorjiara, Bita ; Gajski, Daniel D.

engleski

FPGA-friendly code compression for horizontal microcoded custom IPs

Shrinking time-to-market and high demand for productivity has driven traditional hardware designers to use design methodologies that start from high-level languages. However, meeting timing constraints of automatically generated IPs is often a challenging and time-consuming task that must be repeated every time the specification is modified. To address this issue, a new generation of IP-design technologies that is capable of generating custom datapaths as well as programming an existing one is developed. These technologies are often based on Horizontal Microcoded Architectures. Large code size is a well-know problem in HMAs, and is referred to as "code bloating" problem.In this paper, we study the code size of one of the new HMA-based technologies called NISC. We show that NISC code size can be several times larger than a typical RISC processor, and we propose several low-overhead dictionary-based code compression techniques to reduce the code size. Our compression algorithm leverages the knowledge of "don't care" values in the control words to better compress the content of dictionary memories. Our experiments show that by selecting proper memory architectures the code size of NISC can be reduced by 70% (i.e. 3.3 times) at cost of only 9% performance degradation. We also show that some code compression techniques may increase number of utilized block RAMs in FPGA-based implementations. To address this issue, we propose combining dictionaries and implementing them using embedded dual-port memories.

Microcoded Architectures; No-Instruction-Set Computer; Memory optimization; Dictionary-based compression; FPGA

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

Podaci o prilogu

108-115.

2007.

objavljeno

Podaci o matičnoj publikaciji

Proceedings of the 2007 ACM/SIGDA 15th international symposium on Field programmable gate arrays

DeHon, André ; Hutton, Mike

New York (NY): The Association for Computing Machinery (ACM)

978-1-59593-600-4

Podaci o skupu

International Symposium on Field Programmable Gate Arrays

predavanje

18.02.2007-20.02.2007

Monterey (CA), Sjedinjene Američke Države

Povezanost rada

Računarstvo